Cirrus-logic EP93xx Uživatelský manuál Strana 377

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 824
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 376
DS785UM1 9-75
Copyright 2007 Cirrus Logic
1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide
9
9
Chip Reset:
0x0000_0000
Soft Reset:
Unchanged
Definition:
Receive Buffer Current Address register. The Receive buffer current address
contains the current address being used to transfer receive data. This value
may be useful in debugging.
Bit Descriptions:
RBCA: Receive Buffer Current Address.
RXStsQBAdd
Address:
0x8001_00A0 - Read/Write
Chip Reset:
0x0000_0000
Soft Reset:
Unchanged
Definition:
Receive Status Queue Base Address. The Receive Status Queue Base
Address defines the system memory address of the receive status queue.
This address is used by the MAC to reload the Receive Current Status
Address whenever the end of the status queue is reached. The base address
should be set at initialization time and must be set to a word aligned memory
address.
Bit Descriptions:
RSQBA: Receive Status Queue Base Address.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
RSQBA
1514131211109876543210
RSQBA
Zobrazit stránku 376
1 2 ... 372 373 374 375 376 377 378 379 380 381 382 ... 823 824

Komentáře k této Příručce

Žádné komentáře